

# The Future of Analog IC Technology DESCRIPTION

The MPQ4475M integrates a monolithic, step-down, switch-mode converter with a single USB current-limit switch and a charging port identification circuit. The MPQ4475M achieves 2.5A of continuous output current with excellent load and line regulation over a wide input supply range.

The output of the USB switch is current-limited. The MPQ4475M provides a USB dedicated charging port (DCP), which supports Battery Charging Specification 1.2 (BC1.2), divider mode, and 1.2V/1.2V mode without the need of outside user interaction.

The output voltage has programmable line drop compensation.

Full protection features includes hiccup current limiting, output over-voltage protection (OVP), and thermal shutdown.

The MPQ4475M requires a minimum number of readily available, standard, external components and is available in a QFN-25 (4mmx4mm) package.

# *MPQ4475M*

36V, 2.5A, Frequency Selectable, Step-Down Converter with Single USB Charging Port AEC-Q100 Qualified

#### **FEATURES**

- EMI Reduction Technique
- Wide 7V to 36V Operating Input Voltage Range
- Fixed 5V Output Voltage with Line Drop Compensation
- Accurate USB Output Current Limit
- $40m\Omega/32m\Omega$  Low  $R_{DS(ON)}$  Internal Buck Power MOSFETs
- 24m $\Omega$  Low R<sub>DS(ON)</sub> Internal USB Power MOSFET
- 350kHz / 250kHz / 150kHz Frequency Selectable
- Programmable Line Drop Compensation
- Output Over-Voltage Protection (OVP)
- Hiccup Current Limit
- Supports DCP Scheme for BC1.2, Divider Mode, and 1.2V/1.2V Mode
- ±8kV HBM ESD Rating for USB, DP, and DM Pins
- Available in a QFN-25 (4mmx4mm) Package
- Available in AEC-Q100 Grade 1
- Less than 1s Short-Circuit Recovery (Hiccup Mode Off-Time)

#### **APPLICATIONS**

Automotive USB Smart Charging Ports

All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS" and "The Future of Analog IC Technology" are registered trademarks of Monolithic Power Systems, Inc.

#### TYPICAL APPLICATION



#### Efficiency vs. Load Current





#### ORDERING INFORMATION

| Part Number*    | Package          | Top Marking |  |  |
|-----------------|------------------|-------------|--|--|
| MPQ4475MGR      | OEN 25 (4mmy4mm) | Coo Polow   |  |  |
| MPQ4475MGR-AEC1 | QFN-25 (4mmx4mm) | See Below   |  |  |

<sup>\*</sup> For Tape & Reel, add suffix –Z (e.g. MPQ4475MGR–Z)

## **TOP MARKING**

MPSYWW M4475M LLLLLL

MPS: MPS prefix Y: Year code WW: Week code

M4475M: Product code of MPQ4475MGR and MPQ4475MGR-AEC1

LLLLL: Lot number

### **PACKAGE REFERENCE**





## ABSOLUTE MAXIMUM RATINGS (1) Supply voltage (V<sub>IN</sub>) ......40V V<sub>SW</sub>....-0.3V (-5V for <10ns) to $V_{IN} + 0.3V$ (43V for <10ns) V<sub>BST</sub>......V<sub>SW</sub> + 6.5V V<sub>EN</sub>.....-0.3V to 10V<sup>(2)</sup> All other pins .....-0.3V to +6.5V Continuous power dissipation $(T_A = +25^{\circ}C)^{(3)}$ QFN-25 (4mmx4mm).......2.8W Junction temperature ......150°C Lead temperature ......260°C Storage temperature ..... -65°C to +150°C Recommended Operating Conditions (4) Operation input voltage range ......7V to 36V Output current......2.5A for USB Operating junction temp. (T<sub>J</sub>)...-40°C to +125°C

| Thermal Resistance <sup>(5)</sup> | $oldsymbol{	heta}_{JA}$ | $oldsymbol{	heta}_{JC}$ |      |
|-----------------------------------|-------------------------|-------------------------|------|
| QFN-25 (4mmx4mm)                  | 44                      | 9                       | °C/W |

#### NOTES:

- 1) Exceeding these ratings may damage the device.
- For details of EN's ABS Max rating, please refer to the EN Control section on page 11.
- 3) The maximum allowable power dissipation is a function of the maximum junction temperature  $T_J$  (MAX), the junction-to-ambient thermal resistance  $\theta_{JA}$ , and the ambient temperature  $T_A$ . The maximum allowable continuous power dissipation at any ambient temperature is calculated by  $P_D$  (MAX) =  $(T_J (MAX)-T_A)/\theta_{JA}$ . Exceeding the maximum allowable power dissipation produces an excessive die temperature, causing the regulator to go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
- The device is not guaranteed to function outside of its operating conditions.
- Measured on JESD51-7, 4-layer PCB.

6/2/2017



#### **ELECTRICAL CHARACTERISTICS**

 $V_{IN}$  = 12V,  $V_{EN}$  = 5V,  $T_J$  = -40°C to +125°C, typical value is tested at  $T_J$  = +25°C, unless otherwise noted.

| Parameter                                                  | Symbol                  | Condition                                                                | Min  | Тур  | Max  | Units |
|------------------------------------------------------------|-------------------------|--------------------------------------------------------------------------|------|------|------|-------|
| Supply current (shutdown)                                  | 1                       | $V_{EN} = 0V, T_J = +25^{\circ}C$                                        |      |      | 1    |       |
| Supply culterit (silutuowii)                               | I <sub>IN</sub>         | $V_{EN} = 0V$ , $T_J = -40^{\circ}C$ to $+125^{\circ}C$                  |      |      | 5    | μA    |
| Supply current (quiescent)                                 | I <sub>Q OL</sub>       | No switching                                                             |      | 1.6  | 2.5  | mA    |
| EN rising threshold                                        | V <sub>EN Rising</sub>  |                                                                          | 1.33 | 1.43 | 1.52 | V     |
| EN hysteresis                                              | V <sub>EN Falling</sub> |                                                                          | 110  | 140  | 170  | mV    |
|                                                            |                         | $V_{EN} = 2V, T_J = +25^{\circ}C$                                        | 1.1  | 1.8  | 2.5  |       |
| EN input current                                           | I <sub>EN</sub>         | $V_{EN} = 2V, T_J = -40^{\circ}C \text{ to } +125^{\circ}C$              | 0.8  | 1.8  | 3    | μA    |
| (0)                                                        |                         | $V_{EN} = 0V$                                                            |      | 0    |      |       |
| Thermal shutdown <sup>(6)</sup>                            | T <sub>STD</sub>        |                                                                          |      | 165  |      | °C    |
| Thermal hysteresis <sup>(6)</sup>                          | T <sub>STD_HYS</sub>    |                                                                          |      | 20   |      | °C    |
| VCC regulator                                              | V <sub>CC</sub>         |                                                                          | 4.75 | 5.1  | 5.45 | V     |
| VCC load regulation                                        | $V_{CC\_LOG}$           | I <sub>CC</sub> = 5mA                                                    |      | 1    | 2    | %     |
| Step-Down Converter                                        |                         |                                                                          |      |      |      |       |
| V <sub>IN</sub> under-voltage lockout threshold rising     | V <sub>IN_UVLO</sub>    | T <sub>J</sub> = +25°C                                                   | 5.2  | 5.7  | 6.2  | V     |
| V <sub>IN</sub> under-voltage lockout threshold hysteresis | V <sub>UVLO_HYS</sub>   |                                                                          |      | 1    |      | V     |
| HS switch on resistance                                    | R <sub>DS(ON)_HS</sub>  |                                                                          |      | 40   |      | mΩ    |
| LS switch on resistance                                    | R <sub>DS(ON)_LS</sub>  |                                                                          |      | 32   |      | mΩ    |
|                                                            | - (- /                  | 7V < V <sub>IN</sub> < 36V, no load, T <sub>J</sub> = +25°C              | 5    | 5.05 | 5.1  |       |
| Output voltage                                             | V <sub>OUT</sub>        | 7V < V <sub>IN</sub> < 36V, no load,<br>T <sub>J</sub> = -40°C to +125°C | 4.95 | 5.05 | 5.15 | V     |
| Output over-voltage protection                             | V <sub>OVP_R</sub>      |                                                                          | 5.65 | 6    | 6.4  | V     |
| OVP recovery                                               | V <sub>OVP F</sub>      | T <sub>J</sub> = -40°C to +125°C                                         | 5.4  | 5.75 | 6.1  | V     |
| •                                                          | -                       | $V_{EN} = 0V$ , $V_{SW} = 36V$ , $T_{J} = +25$ °C                        |      |      | 1    |       |
| Switch leakage                                             | SW <sub>LKG</sub>       | $V_{EN} = 0V$ , $V_{SW} = 36V$ ,<br>$T_{J} = -40$ °C to +125°C           |      |      | 5    | μA    |
| Current limit <sup>(6)</sup>                               | I <sub>LIMIT</sub>      | Over 0-90% duty cycle                                                    | 4    |      |      | Α     |
|                                                            | f <sub>SW1</sub>        | FREQ = high, T <sub>J</sub> = +25°C                                      | 310  | 350  | 410  | kHz   |
|                                                            |                         | FREQ = high, $T_J$ = -40°C to +125°C                                     | 300  | 350  | 420  |       |
| Oscillator frequency                                       | f <sub>SW2</sub>        | FREQ = low, T <sub>J</sub> = +25°C                                       | 220  | 250  | 300  |       |
|                                                            |                         | FREQ = low, T <sub>J</sub> = -40°C to +125°C                             | 190  | 250  | 330  |       |
|                                                            | f <sub>SW3</sub>        | FREQ = float, T <sub>J</sub> = +25°C                                     | 125  | 150  | 180  |       |
|                                                            |                         | FREQ = float, T <sub>J</sub> = -40°C to +125°C                           | 110  | 150  | 185  |       |
| Maximum duty cycle                                         | D <sub>MAX</sub>        | FREQ = 350kHz                                                            | 84   | 88   |      | %     |
| Minimum on time <sup>(6)</sup>                             | T <sub>ON_MIN</sub>     | T <sub>J</sub> = +25°C                                                   |      | 130  |      | ns    |
|                                                            |                         | Output from 10% to 90%, T <sub>J</sub> = +25°C                           | 1    | 1.65 | 2.3  |       |
| Soft-start time                                            | t <sub>SS</sub>         | Output from 10% to 90%,<br>T <sub>J</sub> = -40°C to +125°C              | 0.9  | 1.65 | 2.4  | ms    |



# **ELECTRICAL CHARACTERISTICS** (continued)

 $V_{IN}$  = 12V,  $V_{EN}$  = 5V,  $T_J$  = -40°C to +125°C, typical value is tested at  $T_J$  = +25°C, unless otherwise noted.

| Parameter                                  | Symbol                         | Condition                                                                             | Min           | Тур              | Max  | Units |
|--------------------------------------------|--------------------------------|---------------------------------------------------------------------------------------|---------------|------------------|------|-------|
| USB Switch                                 |                                |                                                                                       |               |                  |      |       |
| Under-voltage lockout                      | W                              | T <sub>J</sub> = +25°C                                                                | 3.8           | 4                | 4.3  |       |
| threshold rising                           | V <sub>USB_UVR</sub>           | T <sub>J</sub> = -40°C to +125°C                                                      | 3.75          | 4                | 4.33 | V     |
| Under-voltage lockout threshold hysteresis | V <sub>USB_UVHYS</sub>         |                                                                                       | 220           | 270              | 320  | mV    |
| Switch-on resistance                       | R <sub>DSON_SW</sub>           |                                                                                       |               | 24               |      | mΩ    |
| Current limit                              | I <sub>Limit</sub>             | T <sub>J</sub> = +25°C                                                                | 2.6           | 2.75             | 2.9  | Α     |
|                                            | V <sub>DROP_COM1</sub>         | Max load 2.4A, VDROP = float,<br>T <sub>J</sub> = +25°C                               | 300           | 400              | 500  | mV    |
| Line drop compensation                     | V <sub>DROP_COM2</sub>         | Max load 2.4A, VDROP = high                                                           |               | 280              |      | mV    |
|                                            | V <sub>DROP_COM3</sub>         | Max load 2.4A, VDROP = GND                                                            |               | 130              |      | mV    |
| FREQ, VDROP high level                     | $V_{HIGH}$                     |                                                                                       | VCC -<br>0.4V |                  |      | V     |
| FREQ, VDROP middle level                   | V <sub>MIDDLE</sub>            |                                                                                       |               | 2.5              |      | V     |
| FREQ, VDROP low level                      | $V_{LOW}$                      |                                                                                       |               |                  | 0.4  | V     |
| V and shoulding                            | T <sub>SS</sub>                | $V_{OUT}$ = 5V, from 10% to 90%,<br>$T_{J}$ = +25°C                                   | 1             | 1.6              | 2.2  | - ms  |
| V <sub>BUS</sub> soft-start time           |                                | V <sub>OUT</sub> = 5V, from 10% to 90%,<br>T <sub>J</sub> = -40°C to +125°C           | 0.9           | 1.6              | 2.4  |       |
| Disabarra registance                       | R <sub>DCHG</sub>              | T <sub>J</sub> = +25°C                                                                |               | 50               | 70   | Ω     |
| Discharge resistance                       |                                | T <sub>J</sub> = -40°C to +125°C                                                      |               | 50               | 75   |       |
|                                            | T <sub>HICP_ON1</sub>          | $V_{OUT}$ = 5V, $V_{BUS}$ connected to GND                                            |               | 3 <sup>(6)</sup> |      |       |
| On time of hiccup mode                     | T <sub>HICP_ON2</sub>          | $V_{OUT} = 5V, V_{BUS} > 2V, OC,$<br>$T_{J} = +25^{\circ}C$                           | 3.5           | 5                | 6.5  | ms    |
| ·                                          |                                | $V_{OUT} = 5V, V_{BUS} > 2V, OC,$<br>$T_{J} = -40^{\circ}C \text{ to } +125^{\circ}C$ | 3             | 5                | 7    |       |
| Off time of hiccup mode                    | T <sub>HICP_OFF</sub>          | $V_{OUT}$ = 5V, $V_{BUS}$ connected to GND,<br>$T_J$ = +25°C                          | 0.35          | 0.5              | 0.65 | s     |
|                                            |                                | $V_{OUT}$ = 5V, $V_{BUS}$ connected to GND,<br>$T_J$ = -40°C to +125°C                | 0.2           | 0.5              | 0.8  |       |
| BC1.2 DCP Mode                             |                                |                                                                                       |               |                  |      |       |
| DP and DM short                            | R <sub>DP/DM_Short</sub>       | $V_{DP} = 0.8V$ , $I_{DM} = 1mA$ , $T_{J} = +25$ °C                                   |               | 125              | 155  | Ω     |
| resistance                                 |                                | $V_{DP} = 0.8V$ , $I_{DM} = 1mA$ ,<br>$T_{J} = -40$ °C to +125°C                      |               | 125              | 160  |       |
| Divider Mode                               |                                |                                                                                       |               |                  |      |       |
| DD/DM output voltage                       | V <sub>DP/DM_Divider</sub>     | $V_{OUT} = 5V, T_{J} = +25^{\circ}C$                                                  | 2.54          | 2.7              | 2.82 | - V   |
| DP/DM output voltage                       |                                | $V_{OUT} = 5V$ , $T_J = -40^{\circ}C$ to $+125^{\circ}C$                              | 2.5           | 2.7              | 2.85 |       |
| DP/DM output impedance                     | nce R <sub>DP/DM_Divider</sub> | T <sub>J</sub> = +25°C                                                                | 16            | 22               | 30   | kΩ    |
|                                            |                                | $T_J = -40^{\circ}\text{C to } +125^{\circ}\text{C}$                                  | 14            | 22               | 34   | kΩ    |



## **ELECTRICAL CHARACTERISTICS** (continued)

 $V_{IN}$  = 12V,  $V_{EN}$  = 5V,  $T_J$  = -40°C to +125°C, typical value is tested at  $T_J$  = +25°C, unless otherwise noted.

| Parameter              | Symbol                  | Condition                                                | Min  | Тур  | Max  | Units |
|------------------------|-------------------------|----------------------------------------------------------|------|------|------|-------|
| 1.2V/1.2V Mode         |                         |                                                          |      |      |      |       |
| DP/DM output voltage   | V <sub>DP/DM_1.2V</sub> | $V_{OUT} = 5V, T_{J} = +25^{\circ}C$                     | 1.16 | 1.25 | 1.34 | V     |
|                        |                         | $V_{OUT} = 5V$ , $T_J = -40^{\circ}C$ to $+125^{\circ}C$ | 1.15 | 1.25 | 1.35 |       |
| DP/DM output impedance | R <sub>DP/DM_1.2V</sub> | T <sub>J</sub> = +25°C                                   | 55   | 68   | 80   | kΩ    |
|                        |                         | T <sub>J</sub> = -40°C to +125°C                         | 50   | 68   | 93   |       |

#### NOTE:

<sup>6)</sup> Guaranteed by design.



#### TYPICAL PERFORMANCE CHARACTERISTICS

 $V_{IN}$  = 12V,  $V_{OUT}$  = 5V, L = 22 $\mu$ H,  $f_S$  = 250kHz,  $T_A$  = 25°C, unless otherwise noted.

# Line Drop Compensation vs. Load Current



# Efficiency vs. Load Current



#### **Thermal Test**

2 Layer PCB, 4.78cm x 1.38cm  $T_A$ =25°C, No Airflow  $V_{IN}$ =12V, USB $_{IOUT}$ =1.1A



# Thermal Test 2 Layer PCB, 4.78cm x 1.38cm $T_A$ =25°C, No Airflow $V_{IN}$ =12V, USB\_ $I_{OUT}$ =2.5A





## TYPICAL PERFORMANCE CHARACTERISTICS (continued)

 $V_{IN}$  = 12V,  $V_{OUT}$  = 5V, L = 22 $\mu$ H, f<sub>S</sub> = 250kHz, T<sub>A</sub> = 25°C, unless otherwise noted.













# USB Over Current Protection





#### **PIN FUNCTIONS**

| QFN 4x4<br>Pin # | Name  | Description                                                                                                                                                                                                                                                                          |  |  |
|------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 1, 23            | DM    | <b>D-</b> data line to the USB connector. DM is the input/output used for handshaking with portable devices.                                                                                                                                                                         |  |  |
| 2                | USB   | USB output.                                                                                                                                                                                                                                                                          |  |  |
| 3, 14, 24        | OUT   | <b>Buck output.</b> OUT is the USB's power input. The internal circuit senses the OUT voltage and regulates it at 5V.                                                                                                                                                                |  |  |
| 4, 13            | IN    | <b>Supply voltage.</b> The MPQ4475M operates from a 7V to 36V input voltage. $C_{\text{IN}}$ prevents large voltage spikes at the input. Place $C_{\text{IN}}$ as close to the IC as possible. IN is the drain of the internal power device and the power supply for the whole chip. |  |  |
| 5, 6, 11, 12     | PGND  | <b>Power ground.</b> PGND is the reference ground of the regulated output voltage and requires extra care during PCB layout. Connect PGND to GND with copper traces and vias.                                                                                                        |  |  |
| 7                | FREQ  | <b>Frequency selection.</b> Float FREQ to set the frequency at 150kHz. Pull FREQ to ground to set the frequency at 250kHz. Pull FREQ high to set the frequency at 350kHz.                                                                                                            |  |  |
| 8                | EN    | On/off control input.                                                                                                                                                                                                                                                                |  |  |
| 9, 25            | SW    | Switch output. Use wide PCB traces to make the connection.                                                                                                                                                                                                                           |  |  |
| 10               | BST   | <b>Bootstrap.</b> Connect a 0.1µF capacitor between SW and BST to form a floating supply across the high-side switch driver.                                                                                                                                                         |  |  |
| 15               | NC    | No connection. NC can be connected to OUT for better thermal dissipation.                                                                                                                                                                                                            |  |  |
| 16, 17           | AGND  | Analog ground. Connect AGND to PGND.                                                                                                                                                                                                                                                 |  |  |
| 18               | VCC   | Internal 5V LDO regulator output. Decouple VCC with a 0.22µF capacitor.                                                                                                                                                                                                              |  |  |
| 19               | VDROP | <b>Line drop compensation selection.</b> Refer to the EC table for detailed specifications.                                                                                                                                                                                          |  |  |
| 20, 21           | NC    | No connection. NC must be left floating.                                                                                                                                                                                                                                             |  |  |
| 22               | DP    | <b>D+ data line to the USB connector.</b> DP is the input/output used for handshaking with portable devices.                                                                                                                                                                         |  |  |



#### **BLOCK DIAGRAM**



Figure 1: Functional Block Diagram



#### **OPERATION**

#### **BUCK CONVERTER SECTION**

The MPQ4475M integrates a monolithic, synchronous, rectified, step-down, switch-mode converter with internal power MOSFETs and a USB current-limit switch with charging port auto-detection. The MPQ4475M offers a very compact solution that achieves 2.5A of continuous output current with excellent load and line regulation over a wide input supply range.

The MPQ4475M operates in a fixed-frequency, peak-current-mode control to regulate the output voltage. The internal clock initiates the PWM cycle, which turns on the integrated high-side power MOSFET (HS-FET). The HS-FET remains on until its current reaches the value set by the COMP voltage ( $V_{\text{COMP}}$ ). When the power switch is off, it remains off until the next clock cycle begins. If the duty cycle reaches 88% (350kHz switching frequency) in one PWM period, the current in the power MOSFET cannot reach the COMP-set current value, and the power MOSFET is forced off.

#### **Error Amplifier (EA)**

The error amplifier (EA) compares the internal feedback voltage against the internal 1V reference (REF) and outputs a COMP voltage, which controls the power MOSFET current. The optimized internal compensation network minimizes the external component count and simplifies the control loop design.

#### **Internal VCC Regulator**

The 5V internal regulator powers most of the internal circuitries. This regulator takes the  $V_{IN}$  input and operates in the full  $V_{IN}$  range. When  $V_{IN}$  exceeds 5.0V, the output of the regulator is in full regulation. When  $V_{IN}$  is less than 5.0V, the output decreases with  $V_{IN}$ . VCC requires an external 0.22 $\mu$ F ceramic decoupling capacitor.

#### **Enable Control (EN)**

The MPQ4475M has an enable control pin (EN). Pulling EN high enables the IC; pulling EN low disables the IC. Connect EN to  $V_{\text{IN}}$  through a resistor for automatic start-up. An internal  $1\text{M}\Omega$  resistor from EN to GND allows EN to float to shut down the IC. EN is clamped internally using a 7.6V series Zener diode (see Figure 2).

Connect the EN input through a pull-up resistor to any voltage connected to  $V_{\text{IN}}$ . EN requires limiting the EN input current below 230 $\mu$ A and the amplitude of the voltage source below 10V to prevent damage to the Zener diode.

For example, if connecting 36V to  $V_{IN}$ , then  $R_{PULLUP} \ge (36V - 10V) / 230 \mu A = 113k \Omega$ .



Figure 2: Zener Diode between EN and GND

#### **Under-Voltage Lockout (UVLO)**

Under-voltage lockout (UVLO) protects the chip from operating at an insufficient supply voltage. The MPQ4475M's UVLO comparator monitors the input voltage. The UVLO rising threshold is 5.7V, and its falling threshold is 4.7V.

#### **Internal Soft Start (SS)**

The soft start (SS) prevents the converter output voltage from overshooting during start-up. When the chip starts up, the internal circuitry generates a SS voltage that ramps up from 0V to 5V. When SS is lower than REF, the error amplifier uses SS as the reference. When SS is higher than REF, the error amplifier uses REF as the reference. The SS time is set to 1.65ms internally.

If the output of the MPQ4475M is pre-biased to a certain voltage during start-up, the IC disables the switching of both the high-side and low-side switches until the voltage on the internal SS capacitor exceeds the internal feedback voltage.

#### **Buck Over-Current-Protection (OCP)**

The MPQ4475M uses a cycle-by-cycle over-current limit when the inductor peak current exceeds the current-limit threshold, and the FB voltage drops below the under-voltage (UV) threshold (typically 70% below the reference). Once UV is triggered, the MPQ4475M enters hiccup mode to restart the part periodically. This protection mode is especially useful when the output is dead-shorted to ground. This reduces the average short-circuit current greatly, alleviates thermal issues, and protects the regulator. The MPQ4475M exits hiccup mode once the over-current condition is removed.

#### **Buck Output Over-Voltage Protection (OVP)**

The MPQ4475M buck converter has output overvoltage protection (OVP). If the output is higher than 6V, the high-side switch stops turning on. The low-side switch turns on to discharge the output voltage until the output decreases to 5.75V, and the chip then resumes normal operation. If the output over-voltage cannot be discharged to 5.75V, the low-side switch is turned off after the inductor current reaches the negative current limit. The low-side switch turns on again when the next clock cycle is triggered.

#### Floating Driver and Bootstrap Charging

An external bootstrap capacitor powers the floating power MOSFET driver. This floating driver has its own UVLO protection. The UVLO's rising threshold is 2.2V with a hysteresis of 150mV. The bootstrap capacitor voltage is regulated internally by  $V_{\text{IN}}$  through D1, M1, C4, L1, and C2 (see Figure 3). If  $V_{\text{BST}}$  -  $V_{\text{SW}}$  exceeds 5V, U1 regulates M1 to maintain a 5V BST voltage across C4.



Figure 3: Internal Bootstrap Charging Circuit

#### Start-Up and Shutdown

If both  $V_{\text{IN}}$  and EN exceed their respective thresholds, the chip is enabled. The reference block starts first, generating a stable reference voltage and current, and then the internal regulator is enabled. The regulator provides a stable supply for the remaining circuitries.

Three events can shut down the chip: EN low,  $V_{\text{IN}}$  low, and thermal shutdown. During shutdown, the signaling path is blocked first to prevent any fault triggering.  $V_{\text{COMP}}$  and the internal supply rail are then pulled down. The floating driver is not subject to this shutdown command.

#### **Buck Output Discharge**

The buck portion involves a discharge function that provides a resistive discharge path for the external output capacitor. This function is active when the part is disabled (input voltage is under UVLO, enable off), and is done in a very limited amount of time. After VCC is discharged below 1V, the buck output discharge resistor is disconnected.

#### PRELIMINARY SPECIFICATIONS SUBJECT TO CHANGE

# USB CURRENT-LIMIT SWITCH SECTION

#### **Current-Limit Switch**

The MPQ4475M integrates a single-channel USB current-limit switch. The switch provides built-in, soft-start circuitry that controls the rising slew rate of the output voltage to limit inrush current and voltage surges.

When the load current reaches the current-limit threshold (typically 2.75A), the USB power MOSFET switches into foldback current limit mode (70% of the current limit) (see Figure 4). When the over-current limit condition lasts longer than 3ms, the device enters hiccup mode with 3ms of on time and 0.5s of off time.



Figure 4: Over-Current Limit

#### **Output Line Drop Compensation**

The MPQ4475M can compensate for an outputvoltage drop (such as high impedance caused by a long trace) to maintain a fairly constant 5V load-side voltage.

The MPQ4475M uses the internal current-sense output voltage of the current-limit switch to compensate for the line drop voltage. Since the trace resistance is different for different cables, the MPQ4475M provides selectable line drop compensation through VDROP. The line drop compensation amplitude increases linearly as the load current increases, and also has an upper limitation.

#### **USB Output Over-Voltage Protection (OVP)**

To protect the device at the cable terminal, the USB switch output uses a dynamic over-voltage protection (OVP) threshold. The MPQ4475M adjusts the OVP threshold based on different USB loading currents.

The MPQ4475M uses intelligent line drop compensation and a dynamic over-voltage protection control scheme to ensure that the voltage at the cable terminal meets the 4.75V - 5.25V specification.

#### **USB Output Discharge**

USB portion involves a discharge function that provides a resistive discharge path for the external output capacitor. The function is active when the part is disabled (input voltage is under UVLO, enable off), and is done in a very limited amount of time.

#### **Auto-Detection**

The MPQ4475M integrates the USB dedicated charging port auto-detect function, which recognizes most mainstream portable devices. The MPQ4475M supports the following charging schemes:

- USB Battery Charging Specification BC1.2/ Chinese Telecommunications Industry Standard YD/T 1591-2009
- Divider Mode
- 1.2V/1.2V Mode

The auto-detect function utilizes a state machine that supports all of the above DCP charging schemes.

After power startup, MPQ4475M will enter default divider mode, output voltage is 5.05V with full line drop compensation. If MPQ4475M enters BC1.2 short mode or 1.2V/1.2V mode, output voltage will change to 5.25V with half line drop compensation. By doing this, the device uses BC1.2 mode or 1.2V/1.2V mode that can charge at its full rated current.

#### **Thermal Shutdown**

Thermal shutdown prevents the chip from operating at exceedingly high temperatures. When the silicon die temperature exceeds 165°C, the entire chip shuts down. When the temperature falls below its lower threshold (typically 145°C), the chip is enabled again.



#### **APPLICATION INFORMATION**

#### Selecting the Inductor

Use an inductor with a DC current rating at least 25% percent higher than the maximum load current for most applications. Select an inductor with a small DC resistance for optimum efficiency. For most designs, the inductor value can be derived with Equation (1):

$$L_{1} = \frac{V_{OUT} \times (V_{IN} - V_{OUT})}{V_{IN} \times \Delta I_{L} \times f_{OSC}}$$
(1)

Where  $\Delta I_L$  is the inductor ripple current.

Choose the inductor ripple current to be approximately 30% of the maximum load current. The maximum inductor peak current can be calculated with Equation (2):

$$I_{L(MAX)} = I_{LOAD} + \frac{\Delta I_L}{2}$$
 (2)

Typically, a 22µH inductance is recommended to improve EMI.

#### Selecting the Buck Input Capacitor

The input current to the step-down converter is discontinuous and therefore requires a capacitor to supply AC current to the step-down converter while maintaining the DC input voltage. Use low ESR capacitors for best performance. Ceramic capacitors with X5R or X7R dielectrics are highly recommended because of their low ESR and small temperature coefficients. For CLA applications, a low ESR 100µF electrolytic capacitor and two 10µF ceramic capacitors are recommended for EMI reduction.

Since the input capacitor (C1) absorbs the input switching current, it requires an adequate ripple current rating. The RMS current in the input capacitor can be estimated with Equation (3):

$$I_{C1} = I_{LOAD} \times \sqrt{\frac{V_{OUT}}{V_{IN}}} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right)$$
 (3)

The worst-case condition occurs at  $V_{IN} = 2V_{OUT}$ , shown in Equation (4):

$$I_{C1} = \frac{I_{LOAD}}{2} \tag{4}$$

For simplification, choose an input capacitor with an RMS current rating greater than half of the maximum load current.

The input capacitor can be electrolytic, tantalum, or ceramic. When using electrolytic capacitors, place two additional high-quality ceramic capacitors as close to IN as possible. The input voltage ripple caused by the capacitance can be estimated with Equation (5):

$$\Delta V_{IN} = \frac{I_{LOAD}}{f_{S} \times C1} \times \frac{V_{OUT}}{V_{IN}} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right)$$
 (5)

#### **Selecting the Buck Output Capacitor**

The device requires an output capacitor (C2) to maintain the DC output voltage. Estimate the output voltage ripple with Equation (6):

$$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{f_{\text{S}} \times L_{1}} \times \left(1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}\right) \times \left(R_{\text{ESR}} + \frac{1}{8 \times f_{\text{S}} \times C2}\right)$$
 (6)

Where  $L_1$  is the inductor value, and RESR is the equivalent series resistance (ESR) value of the output capacitor.

For electrolytic capacitors, the ESR dominates the impedance at the switching frequency. For simplification, the output ripple can be approximated with Equation (7):

$$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{f_{\text{S}} \times L_{1}} \times \left(1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}\right) \times R_{\text{ESR}}$$
 (7)

The characteristics of the output capacitor affect the stability of the regulatory system. A low ESR electrolytic capacitor is recommended for low output ripple and good control loop stability. For CLA applications, a 270μF polymer or electrolytic capacitor with ~20mΩ ESR and one 1μF ceramic capacitor are recommended.

6/2/2017



#### **PCB Layout Guidelines**

Efficient PCB layout is critical for stable operation and thermal dissipation. For best results, refer to Figure 5 and follow the guidelines below.

- Connect OUT with short, direct, and wide traces.
- 2. Add vias under the IC.
- 3. Route the OUT trace on both PCB layers.
- 4. Use a large copper plane for PGND.
- 5. Add multiple vias for better thermal dissipation.
- 6. Connect AGND to PGND.
- 7. Use a large copper plane for SW and USB.
- 8. Place the USB output capacitor close to USB.
- Place two ceramic input decoupling capacitors as close to IN and PGND as possible to improve EMI performance.
- 10. Place the VCC decoupling capacitor as close to VCC as possible.



**Top Layer** 



Mid1 Layer



Mid2 Layer



**Bottom Layer** 

Figure 5: Recommended Layout



#### TYPICAL APPLICATION CIRCUIT



Figure 6: V<sub>IN</sub> = 12V, USB = 5V/2.5A



#### PACKAGE INFORMATION

#### QFN-25 (4mmx4mm)









**SIDE VIEW** 



**RECOMMENDED LAND PATTERN** 

#### **NOTE:**

1) LAND PATTERN OF PIN2~4 AND 13~15 HAVE THE SAME LENGTH AND WIDTH.
2) LAND PATTERN OF PIN24 AND 25 HAVE THE SAME LENGTH AND WIDTH.
2) ALL DIMENSIONS ARE IN MILLIMETERS.
2) LEAD COPLANARITY SHALL BE 0.10 MILLIMETERS MAX.
3) JEDEC REFERENCE IS MO-220.
4) DRAWING IS NOT TO SCALE.

**NOTICE:** The information in this document is subject to change without notice. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.