# 32-Channel Vacuum-Fluorescent Display Driver

#### **Features**

- 32 output lines
- ▶ 90V output swing
- Active pull-down
- Latches on all outputs
- ▶ Up to 6.0MHz @ V<sub>DD</sub> = 5.0V
- -40°C to +85°C operation

## **Applications**

- Vacuum flourescent displays
- DC plasma displays

## **General Description**

The HV518 is designed for vacuum fluorescent or DC plasma applications, where it can serve as a segment, digit or matrix display driver. Each device has 32 outputs, 32 latches and a 32-bit cascadable shift register.

Serial data enters the shift register on the LOW-to-HIGH transition of the clock input. With latch enable ( $\overline{\text{LE}}$ ) HIGH, parallel data is transferred to the output buffers through a 32-bit latch. When  $\overline{\text{LE}}$  is low the data is stored in the latch. When STROBE (STR) is LOW, all outputs are enabled; if STROBE is HIGH, all outputs are LOW.



## **Block Diagram**

## **Ordering Information**

| Part Number    | Package      | Packing  |  |
|----------------|--------------|----------|--|
| HV518P-G       | 40-Lead PDIP | 9/Tube   |  |
| HV518PJ-G      | 44-Lead PLCC | 27/Tube  |  |
| HV518PJ-G M903 | 44-Lead PLCC | 500/Reel |  |
|                |              |          |  |

-G denotes a lead (Pb)-free / RoHS compliant package

# Absolute Maximum Ratings

| Parameter                                         | Value                          |
|---------------------------------------------------|--------------------------------|
| Supply voltage, V <sub>DD</sub>                   | -0.5V to +6.0V                 |
| Supply voltage, V <sub>PP</sub>                   | -0.5V to +90V                  |
| Logic input levels                                | -0.5V to V <sub>DD</sub> +0.5V |
| Continuous total power dissipation <sup>1,2</sup> | 1200mW                         |
| Operating temperature                             | -40°C to +85°C                 |
| Storage temperature                               | -65°C to +150°C                |

Absolute Maximum Ratings are those values beyond which damage to the device may occur. Functional operation under these conditions is not implied. Continuous operation of the device at the absolute rating level may affect device reliability. All voltages are referenced to GND.

#### Notes:

- 1. Duty cycle is limited by the total power dissipated in the package.
- 2. For operation above 25°C ambient, derate linearly to 85°C at 20mW/°C.

## **Typical Thermal Resistance**

| Package      | $\boldsymbol{\theta}_{_{ja}}$ |
|--------------|-------------------------------|
| 40-Lead PDIP | 39°C/W                        |
| 44-Lead PLCC | 37°C/W                        |

## **Pin Configurations**



## **Product Marking**



Package may or may not include the following marks: Si or **40-Lead PDIP** 



Package may or may not include the following marks: Si or **44-Lead PLCC** 

## **Recommended Operating Conditions** (*T<sub>A</sub>* = 25°C, unless otherwise noted)

| Sym                 | Parameter                     | Min | Max | Unit | Conditions                       |
|---------------------|-------------------------------|-----|-----|------|----------------------------------|
| V <sub>DD</sub>     | Logic supply voltage          | 4.5 | 5.5 | V    |                                  |
| V <sub>PP</sub>     | High voltage supply           | 8.0 | 80  | V    |                                  |
| V <sub>IH</sub>     | High-level input voltage      | 3.5 | -   | V    | $V_{DD}$ = 4.5V, See Figure 1    |
| V                   | Low-level input voltage       | -   | 1.0 | V    | $V_{_{DD}}$ = 4.5V, See Figure 1 |
| I <sub>OH</sub>     | High-level output current     | -25 | -   | mA   |                                  |
| I <sub>OL</sub>     | Low-level output current      | -   | 2.0 | mA   |                                  |
| f <sub>CLK</sub>    | Clock frequency               | -   | 6.0 | MHz  | $V_{_{DD}}$ = 4.5V, See Figure 1 |
| t <sub>w(CKH)</sub> | Pulse duration, clock high    | 83  | -   | ns   | V <sub>DD</sub> = 4.5V           |
| t <sub>w(CKL)</sub> | Pulse duration, clock low     | 83  | -   | ns   | $V_{DD} = 4.5V$                  |
| t <sub>su</sub>     | Setup time, data before clock | 75  | -   | ns   | $V_{DD} = 4.5V$                  |
| t <sub>h</sub>      | Hold time, data after clock   | 75  | -   | ns   | $V_{DD} = 4.5V$                  |
| T <sub>A</sub>      | Operating ambient temperature | -40 | 85  | °C   |                                  |

## Electrical Characteristics (over recommended ranges of operating ambient temperature unless otherwise noted.)

| Sym              | Parameter                          |               | Min | Тур  | Max  | Units | Conditions                                      |
|------------------|------------------------------------|---------------|-----|------|------|-------|-------------------------------------------------|
| I <sub>DD</sub>  | Supply current                     |               | -   | -    | 10   | mA    | $V_{_{ m DD}}$ = 5.0V, $f_{_{ m CH}}$ = 6.0 MHz |
| I <sub>DDQ</sub> | Quiescent supply current           |               | -   | -    | 0.5  | mA    | V <sub>DD</sub> = 5.5V, V <sub>IN</sub> = 0V    |
|                  |                                    |               | -   | -    | 12   | mA    | Outputs high, $T_A = -40^{\circ}$               |
| I <sub>PP</sub>  | Supply current                     |               | -   | 7.0  | 10   | mA    | Outputs high, $T_A = 0$ to +85°                 |
|                  |                                    |               | -   | -    | 500  | μA    | Outputs low                                     |
| V                | HV/ operating ourrant              | HV output     | 70  | -    | -    | V     | I <sub>он</sub> = -25mA                         |
| V <sub>OH</sub>  | HV <sub>IN</sub> operating current | Serial output | 4.5 | 4.9  | 5.0  | V     | V <sub>DD</sub> = 5.0V, I <sub>OH</sub> = -20µA |
| V                | IV operating ourrant               | HV output     | -   | -    | 5.0  | V     | I <sub>oL</sub> = 1.0mA                         |
| V <sub>OL</sub>  | LV <sub>IN</sub> operating current | Serial output | -   | 0.06 | 0.8  | V     | Ι <sub>οL</sub> = 20μΑ                          |
| I <sub>IH</sub>  | Logic input current high           |               | -   | 0.1  | 1.0  | μA    | $V_{\rm IH} = V_{\rm DD}$                       |
| I                | Logic input current low            |               | -   | -0.1 | -1.0 | μA    | V <sub>IL</sub> = 0V                            |

Note:

The total number of ON outputs times the duty cycle must not exceed the allowable package power disspation.

## Switching Characteristics ( $V_{PP}$ = 80V, $C_L$ = 50pF, $T_A$ = 25°C, unless otherwise noted)

| Sym              | Parameter                                       |                   | Min | Тур | Max | Unit | Conditions                           |
|------------------|-------------------------------------------------|-------------------|-----|-----|-----|------|--------------------------------------|
| t <sub>d</sub>   | t <sub>d</sub> Delay time, clock to data output |                   | -   | -   | 600 | ns   | C <sub>L</sub> = 15pF, See Figure 2  |
| +                | Delay time, high-to-low-                        | From latch enable | -   | -   | 1.5 |      | $V_{DD}$ = 4.5V, See Figure 3        |
| DHL              | level, HV output                                | From strobe       | -   | -   | 1.0 | μs   | V <sub>DD</sub> = 4.5V, See Figure 4 |
| +                | Delay time, low-to-high-                        | From latch enable | -   | -   | 1.5 |      | V <sub>DD</sub> = 4.5V, See Figure 3 |
| L DLH            | level, HV output                                | From strobe       | -   | -   | 1.0 | μs   | V <sub>DD</sub> = 4.5V, See Figure 4 |
| t <sub>THL</sub> | Transition time, high-to-low-level, HV output   |                   | -   | -   | 3.0 | μs   | V <sub>DD</sub> = 4.5V, See Figure 4 |
| t <sub>TLH</sub> | Transition time, low-to-high-level, HV output   |                   | -   | -   | 2.5 | μs   | V <sub>DD</sub> = 4.5V, See Figure 4 |

## HV518

## Power-Up/ Power-Down Sequences

#### Power-up sequence should be the following:

- 1. Connect ground.
- 2. Apply  $V_{DD}$ .
- 3. Set all inputs (Data, CLK, EN, etc.) to a known state.
- 4. Apply V<sub>PP</sub>.

The  $V_{PP}$  should not drop below  $V_{DD}$  or float during operation.

Power-down sequence should be the reverse of the above.

## Input and Output Equivalent Circuits



## **Parameter Measurement Information**



Figure 1: Input Timing Voltage Waveforms







t<sub>DLH</sub>

#### Note:

For testing purposes, all input pulses have maximum rise and fall times of 30 nsec.

90%

10%

STR

ΗV

OUTPUT





50%

t<sub>DHL</sub>

t<sub>THL</sub>

## HV518

## **Truth Tables**

#### Input

| input   |           |          |  |  |
|---------|-----------|----------|--|--|
| Data In | CLK       | Data Out |  |  |
| Н       | ₽         | Н        |  |  |
| L       |           | L        |  |  |
| X       | No Change | *        |  |  |

| Output  |    |     |            |
|---------|----|-----|------------|
| Data In | LE | STR | HV Outputs |
| X       | X  | Н   | All Low    |
| н       | Н  | L   | High       |
| L       | Н  | L   | Low        |
| X       | L  | L   | *          |

\* Previous state.

\* Previous state.

## **Typical Operating Sequence**



## **Pin Descriptions**

#### 40-Lead PDIP

| Pin # | Function             |
|-------|----------------------|
| 1     | VPP                  |
| 2     | SERIAL OUT           |
| 3     | HV <sub>OUT</sub> 32 |
| 4     | HV <sub>OUT</sub> 31 |
| 5     | HV <sub>OUT</sub> 30 |
| 6     | HV <sub>out</sub> 29 |
| 7     | HV <sub>OUT</sub> 28 |
| 8     | HV <sub>OUT</sub> 27 |
| 9     | HV <sub>out</sub> 26 |
| 10    | HV <sub>out</sub> 25 |
| 11    | HV <sub>out</sub> 24 |
| 12    | HV <sub>out</sub> 23 |
| 13    | HV <sub>out</sub> 22 |
| 14    | HV <sub>out</sub> 21 |
|       |                      |

| Pin # | Function             |
|-------|----------------------|
| 15    | HV <sub>out</sub> 20 |
| 16    | HV <sub>out</sub> 19 |
| 17    | HV <sub>out</sub> 18 |
| 18    | HV <sub>out</sub> 17 |
| 19    | STR                  |
| 20    | GND                  |
| 21    | CLK                  |
| 22    | ĪĒ                   |
| 23    | HV <sub>out</sub> 16 |
| 24    | HV <sub>out</sub> 15 |
| 25    | HV <sub>out</sub> 14 |
| 26    | HV <sub>out</sub> 13 |
| 27    | HV <sub>out</sub> 12 |
| 28    | HV <sub>out</sub> 11 |

| Pin # | Function             |
|-------|----------------------|
| 29    | HV <sub>out</sub> 10 |
| 30    | HV <sub>out</sub> 9  |
| 31    | HV <sub>out</sub> 8  |
| 32    | HV <sub>out</sub> 7  |
| 33    | HV <sub>out</sub> 6  |
| 34    | HV <sub>OUT</sub> 5  |
| 35    | HV <sub>out</sub> 4  |
| 36    | HV <sub>out</sub> 3  |
| 37    | HV <sub>out</sub> 2  |
| 38    | HV <sub>out</sub> 1  |
| 39    | DATA IN              |
| 40    | VDD                  |

## 44-Lead PLCC

| Pin # | Function             |  |  |
|-------|----------------------|--|--|
| 1     | VPP                  |  |  |
| 2     | SERIAL OUT           |  |  |
| 3     | HV <sub>OUT</sub> 32 |  |  |
| 4     | HV <sub>OUT</sub> 31 |  |  |
| 5     | HV <sub>OUT</sub> 30 |  |  |
| 6     | NC                   |  |  |
| 7     | HV <sub>out</sub> 29 |  |  |
| 8     | HV <sub>OUT</sub> 28 |  |  |
| 9     | HV <sub>OUT</sub> 27 |  |  |
| 10    | HV <sub>out</sub> 26 |  |  |
| 11    | HV <sub>out</sub> 25 |  |  |
| 12    | HV <sub>OUT</sub> 24 |  |  |
| 13    | HV <sub>OUT</sub> 23 |  |  |
| 14    | HV <sub>OUT</sub> 22 |  |  |
| 15    | HV <sub>out</sub> 21 |  |  |
|       |                      |  |  |

| Pin # | Function             |
|-------|----------------------|
| 16    | HV <sub>out</sub> 20 |
| 17    | HV <sub>out</sub> 19 |
| 18    | N/C                  |
| 19    | HV <sub>out</sub> 18 |
| 20    | HV <sub>out</sub> 17 |
| 21    | STR                  |
| 22    | GND                  |
| 23    | CLK                  |
| 24    | Ē                    |
| 25    | HV <sub>out</sub> 16 |
| 26    | HV <sub>out</sub> 15 |
| 27    | HV <sub>out</sub> 14 |
| 28    | N/C                  |
| 29    | N/C                  |
| 30    | HV <sub>out</sub> 13 |
|       |                      |

| Pin # | Function             |
|-------|----------------------|
| 31    | HV <sub>out</sub> 12 |
| 32    | HV <sub>out</sub> 11 |
| 33    | HV <sub>out</sub> 10 |
| 34    | HV <sub>OUT</sub> 9  |
| 35    | HV <sub>OUT</sub> 8  |
| 36    | HV <sub>OUT</sub> 7  |
| 37    | HV <sub>OUT</sub> 6  |
| 38    | HV <sub>OUT</sub> 5  |
| 39    | HV <sub>out</sub> 4  |
| 40    | HV <sub>OUT</sub> 3  |
| 41    | HV <sub>out</sub> 2  |
| 42    | HV <sub>out</sub> 1  |
| 43    | DATA IN              |
| 44    | VDD                  |
|       | -                    |

# 40-Lead PDIP (.600in Row Spacing) Package Outline (P) 2.095x.580in body (max), .250in height (max), .100in pitch



Note:

1. A Pin 1 identifier must be located in the index area indicated. The Pin 1 identifier can be: a molded mark/identifier; an embedded metal marker; or a printed indicator.

| Symbo                 | ol  | Α     | A1    | A2   | b     | b1   | D     | D1    | E     | E1   | е           | eA          | eВ    | L    |
|-----------------------|-----|-------|-------|------|-------|------|-------|-------|-------|------|-------------|-------------|-------|------|
| Dimension<br>(inches) | MIN | .140* | .015  | .125 | .014  | .030 | 1.980 | .065† | .590† | .485 | .100<br>BSC | .600<br>BSC | .600* | .115 |
|                       | NOM | -     | -     | -    | -     | -    | -     | -     | -     | -    |             |             | -     | -    |
|                       | MAX | .250  | .055* | .195 | .023† | .070 | 2.095 | .085* | .625  | .580 |             |             | .700  | .200 |

JEDEC Registration MS-011, Variation AC, Issue B, June, 1988.

\* This dimension is not specified in the JEDEC drawing.

*†* This dimension differs from the JEDEC drawing.

Drawings not to scale.

Supertex Doc. #: DSPD-40DIPP, Version D041009.

## 44-Lead PLCC Package Outline (PJ) .653x.653in body, .180in height (max), .050in pitch



#### Notes:

- 1. A Pin 1 identifier must be located in the index area indicated. The Pin 1 identifier can be: a molded mark/identifier; an embedded metal marker; or a printed indicator.
- 2. Actual shape of this feature may vary.

| Symb                  | ol  | Α    | A1   | A2   | b    | b1    | D    | D1   | E    | E1   | е           | R    |
|-----------------------|-----|------|------|------|------|-------|------|------|------|------|-------------|------|
| Dimension<br>(inches) | MIN | .165 | .090 | .062 | .013 | .026  | .685 | .650 | .685 | .650 | .050<br>BSC | .025 |
|                       | NOM | .172 | .105 | -    | -    | -     | .690 | .653 | .690 | .653 |             | .035 |
|                       | MAX | .180 | .120 | .083 | .021 | .036† | .695 | .656 | .695 | .656 |             | .045 |

JEDEC Registration MS-018, Variation AC, Issue A, June, 1993.

† This dimension differs from the JEDEC drawing.

Drawings not to scale.

Supertex Doc. #: DSPD-44PLCCPJ, Version F031111.

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information go to <u>http://www.supertex.com/packaging.html</u>.)

**Supertex inc.** does not recommend the use of its products in life support applications, and will not knowingly sell them for use in such applications unless it receives an adequate "product liability indemnification insurance agreement." **Supertex inc.** does not assume responsibility for use of devices described, and limits its liability to the replacement of the devices determined defective due to workmanship. No responsibility is assumed for possible omissions and inaccuracies. Circuitry and specifications are subject to change without notice. For the latest product specifications refer to the **Supertex inc.** (website: http://www.supertex.com)

©2013 Supertex inc. All rights reserved. Unauthorized use or reproduction is prohibited.

