











TPD2E2U06

SLLSEG9B -JUNE 2013-REVISED MAY 2015

# TPD2E2U06 Dual-Channel High-Speed ESD Protection Device

#### **Features**

- IEC 61000-4-2 Level 4
  - ±25 kV (Contact Discharge)
  - ±30 kV (Air-gap Discharge)
- IEC 61000-4-5 Surge Protection
  - 5.5 A Peak Pulse Current (8/20 µs Pulse)
- IO Capacitance 1.5 pF (Typ)
- DC Breakdown Voltage 6.5 V (Min)
- Ultra-Low Leakage Current 10 nA (Max)
- Low ESD Clamping Voltage
- Industrial Temperature Range: -40°C to +125°C
- Small Easy-to-Route DRL Package

# **Applications**

- **End Equipment** 
  - Set Top Box
  - Notebook
  - Server
  - Electronic Point of Sale (EPOS)
- Interfaces
  - **USB 2.0**
  - Ethernet
  - MIPI Bus
  - LVDS
  - I2C

# 3 Description

The TPD2E2U06 is a dual-channel low capacitance TVS diode ESD protection device. The device offers ±25-kV contact and ±30-kV air-gap ESD protection in accordance with the IEC 61000-4-2 standard. The 1.5-pF line capacitance of the TPD2E2U06 makes the device suitable for a wide range of applications. Typical application interfaces are USB 2.0, LVDS,

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE | BODY SIZE (NOM)   |  |  |
|-------------|---------|-------------------|--|--|
| TPD2E2U06   | SOT (5) | 1.60 mm × 1.20 mm |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

# Simplified Schematic





# **Table of Contents**

| 1 | Features 1                           |    | 8.2 Functional Block Diagram                     | 7  |
|---|--------------------------------------|----|--------------------------------------------------|----|
| • |                                      |    | <u> </u>                                         |    |
| 2 | Applications 1                       |    | 8.3 Feature Description                          |    |
| 3 | Description 1                        |    | 8.4 Device Functional Modes                      | 8  |
| 4 | Simplified Schematic 1               | 9  | Application and Implementation                   | 9  |
| 5 | Revision History                     |    | 9.1 Application Information                      | 9  |
| 6 | Pin Configuration and Functions      |    | 9.2 Typical Application                          | 9  |
| 7 |                                      | 10 | Power Supply Recommendations                     | 10 |
| ′ | Specifications 3                     | 11 | Layout                                           | 10 |
|   | 7.1 Absolute Maximum Ratings         |    | 11.1 Layout Guidelines                           | 10 |
|   | 7.3 Recommended Operating Conditions |    | 11.2 Layout Example                              |    |
|   | 7.4 Thermal Information              | 12 | Device and Documentation Support                 | 11 |
|   | 7.5 Electrical Characteristics       |    | 12.1 Trademarks                                  | 11 |
|   | 7.6 Typical Characteristics          |    | 12.2 Electrostatic Discharge Caution             | 11 |
| 8 | Detailed Description                 |    | 12.3 Glossary                                    | 11 |
| U | 8.1 Overview                         | 13 | Mechanical, Packaging, and Orderable Information |    |

# **5 Revision History**

### Changes from Revision A (June 2013) to Revision B

Page

Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and 



# 6 Pin Configuration and Functions



**Pin Functions** 

| PIN  |          | I/O | DESCRIPTION                                                                            |  |  |  |  |  |
|------|----------|-----|----------------------------------------------------------------------------------------|--|--|--|--|--|
| NAME | IAME NO. |     | DESCRIFICIN                                                                            |  |  |  |  |  |
| IO1  | 3        | I/O | The IO1 and IO2 pins are an ESD protected channel. Connect these pins to the data line |  |  |  |  |  |
| IO2  | 5        | I/O | close to the connector as possible.                                                    |  |  |  |  |  |
| NC   | 1, 2     | -   | This pin is not connected and is left floating, grounded, or connected to VCC.         |  |  |  |  |  |
| GND  | 4        | G   | The GND (ground) pin is connected to ground.                                           |  |  |  |  |  |

# 7 Specifications

## 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)

|          |                                       | MIN | MAX                | UNIT |
|----------|---------------------------------------|-----|--------------------|------|
| $I_{PP}$ | Peak pulse current (tp = 8/20 μs)     |     | 5.5 <sup>(1)</sup> | Α    |
| $P_{PP}$ | Peak pulse power (tp = $8/20 \mu s$ ) |     | 85 <sup>(1)</sup>  | W    |
|          | Operating temperature                 | -40 | 125                | °C   |
|          | Storage temperature                   | -65 | 155                | °C   |

<sup>(1)</sup> Measured at 25°C.

### 7.2 ESD Ratings

|                        |                         |                                                                                | VALUE  | UNIT |
|------------------------|-------------------------|--------------------------------------------------------------------------------|--------|------|
| V <sub>(ESD)</sub> Ele |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              |        |      |
|                        | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1500  | V    |
|                        | ŭ                       | EC 61000-4-2 contact                                                           | ±25000 |      |
|                        |                         | EC 61000-4-2 air-gap                                                           | ±30000 |      |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 500-V HBM is possible with the necessary precautions.

# 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                 |                                | MIN | NOM MAX | UNIT |
|-----------------|--------------------------------|-----|---------|------|
| V <sub>IO</sub> | Input Pin Voltage              | 0   | 5.5     | V    |
| T <sub>A</sub>  | Operating Free Air Temperature | -40 | 125     | °C   |

Product Folder Links: TPD2E2U06

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 250-V CDM is possible with the necessary precautions.



### 7.4 Thermal Information

|                      |                                              | TPD2E2U06 |      |
|----------------------|----------------------------------------------|-----------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                | DRL       | UNIT |
|                      |                                              | 5 PINS    |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 286.8     |      |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 130.7     |      |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 104.8     | °C/W |
| ΨЈТ                  | Junction-to-top characterization parameter   | 25.6      |      |
| ΨЈВ                  | Junction-to-board characterization parameter | 104.3     |      |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

### 7.5 Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)

|                               | PARAMETER                              | TEST CONDITIONS                                                                                                  | MIN | TYP  | MAX  | UNIT |
|-------------------------------|----------------------------------------|------------------------------------------------------------------------------------------------------------------|-----|------|------|------|
| V <sub>RWM</sub>              | Reverse stand-off voltage              | I <sub>IO</sub> < 10 μA                                                                                          |     |      | 5.5  | V    |
| $V_{CLAMP}$                   | IO to GND                              | I <sub>PP</sub> = 1 A, TLP <sup>(1)</sup>                                                                        |     | 9.7  |      | V    |
|                               |                                        | I <sub>PP</sub> = 5 A, TLP <sup>(1)</sup>                                                                        |     | 12.4 |      | V    |
| V <sub>CLAMP</sub>            | GND to IO                              | I <sub>PP</sub> = 1 A, TLP <sup>(1)</sup>                                                                        |     | 1.9  |      | V    |
|                               |                                        | I <sub>PP</sub> = 5 A, TLP <sup>(1)</sup>                                                                        |     | 4    |      | V    |
| R <sub>DYN</sub>              | Dynamic resistance                     | IO to GND <sup>(2)</sup>                                                                                         |     | 0.5  |      | Ω    |
| R <sub>DYN</sub>              | Dynamic resistance                     | GND to IO <sup>(2)</sup>                                                                                         |     | 0.25 |      | Ω    |
| CL                            | Line capacitance                       | $f = 1 \text{ MHz}, V_{BIAS} = 2.5 \text{ V}^{(3)}$                                                              |     | 1.5  | 1.9  | рF   |
| C <sub>CROSS</sub>            | Channel-to-channel input capacitance   | Pin 4 = 0 V, f = 1 MHz, V <sub>BIAS</sub> = 2.5 V, between channel pins <sup>(3)</sup>                           |     | 0.02 | 0.03 | pF   |
| $\Delta_{	extsf{CIO-TO-GND}}$ | Variation of channel input capacitance | Pin 4 = 0 V, f = 1 MHz, V <sub>BIAS</sub> = 2.5 V,<br>channel_x pin to GND – channel_y pin to GND <sup>(3)</sup> |     | 0.03 | 0.1  | pF   |
| $V_{BR}$                      | Break-down voltage                     | I <sub>IO</sub> = 1 mA                                                                                           | 6.5 |      | 8.5  | V    |
| I <sub>LEAK</sub>             | Leakage current                        | V <sub>IO</sub> = 2.5 V                                                                                          |     | 1    | 10   | nA   |

<sup>(1)</sup> Transmission Line Pulse with 10-ns rise time, 100-ns width.

Extraction of  $R_{DYN}$  Using least squares fit of TLP characteristics between I = 20 A and I = 30 A. Measured at 25°C.



# 7.6 Typical Characteristics





# **Typical Characteristics (continued)**





# 8 Detailed Description

#### 8.1 Overview

The TPD2E2U06 is a dual-channel low capacitance TVS diode ESD protection device. The device offers ±25-kV contact and ±30-kV air-gap ESD protection in accordance with the IEC 61000-4-2 standard. The 1.5-pF line capacitance of the TPD2E2U06 makes the device suitable for a wide range of applications. Typical application interfaces are USB 2.0, LVDS, and I2C.

## 8.2 Functional Block Diagram



### 8.3 Feature Description

The TPD2E2U06 is a dual-channel low capacitance TVS diode ESD protection device. The device offers ±25-kV contact and ±30-kV air-gap ESD protection in accordance with the IEC 61000-4-2 standard. The 1.5-pF line capacitance of the TPD2E2U06 makes the device suitable for a wide range of applications. Typical application interfaces are USB 2.0, LVDS, and I2C.

#### 8.3.1 IEC 61000-4-2 Level 4

The I/O pins can withstand ESD events up to ±25-kV contact and ±30-kV air. An ESD/surge clamp diverts the current to ground.

### 8.3.2 IO Capacitance

The capacitance between each I/O pin to ground is 1.5 pF. These capacitances support data rates in excess of 1.5 Gbps.

### 8.3.3 DC Breakdown Voltage

The DC breakdown voltage of each I/O pin is a minimum of 6.5 V. This ensures that sensitive equipment is protected from surges above the reverse standoff voltage of 5.5 V.

#### 8.3.4 Ultra-Low Leakage Current

The I/O pins feature an ultra-low leakage current of 10 nA (Max) with a bias of 2.5 V.

## 8.3.5 Low ESD Clamping Voltage

The I/O pins feature an ESD clamp that is capable of clamping the voltage to 9.7 V (I<sub>PP</sub> = 1 A).



## **Feature Description (continued)**

### 8.3.6 Industrial Temperature Range

This device is designed to operate from -40°C to 125°C.

#### 8.3.7 Small Easy-to-Route Package

The layout of this device makes it simple and easy to add protection to an existing layout. The packages offers flow-through routing, requiring minimal modification to an existing layout.

### 8.4 Device Functional Modes

TPD2E2U06 is a passive integrated circuit that triggers when voltages are above  $V_{BR}$  or below the lower diodes  $V_f$  (-0.6 V). During ESD events, voltages as high as  $\pm 30$  kV (air) can be directed to ground via the internal diode network. Once the voltages on the protected line fall below the trigger levels of TPD2E2U06 (usually within 10's of nano-seconds) the device reverts to passive.



# 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

# 9.1 Application Information

TPD2E2U06 is a diode type TVS which is typically used to provide a path to ground for dissipating ESD events on hi-speed signal lines between a human interface connector and a system. As the current from ESD passes through the TVS, only a small voltage drop is present across the diode. This is the voltage presented to the protected IC. The low  $R_{\text{DYN}}$  of the triggered TVS holds this voltage,  $V_{\text{CLAMP}}$ , to a safe level for the protected IC.

# 9.2 Typical Application



Figure 10. Typical USB Application Diagram

#### 9.2.1 Design Requirements

For this design example, one TPD2E2U06 device will be used in a USB 2.0 application. This will provide complete port protection.

Given the USB 2.0 application, the following parameters are known.

| DESIGN PARAMETER            | VALUE        |
|-----------------------------|--------------|
| Signal range on Pins 3 or 5 | 0 V to 3.3 V |
| Operating Frequency         | 240 MHz      |

#### 9.2.2 Detailed Design Procedure

To begin the design process, some parameters must be decided upon; the designer needs to know the following:

- Signal range of all the protected lines
- Operating frequency

Copyright © 2013–2015, Texas Instruments Incorporated

#### 9.2.2.1 Signal Range

The TPD2E2U06 has 2 identical protection channels for signal lines. The symmetry of the device provides flexibility when selecting which of the 2 I/O channels will protect which signal lines. Any I/O will support a signal range of 0 to 5.5 V.

#### 9.2.2.2 Operating Frequency

The TPD2E2U06 has a capacitance of 1.5 pF (Typ), supporting USB 2.0 data rates.

#### 9.2.3 Application Curves



# 10 Power Supply Recommendations

This device is a passive ESD protection device and there is no need to power it. Care should be taken to make sure that the maximum voltage specifications for each line are not violated.

### 11 Layout

# 11.1 Layout Guidelines

- The optimum placement is as close to the connector as possible.
  - EMI during an ESD event can couple from the trace being struck to other nearby unprotected traces, resulting in early system failures.
  - The PCB designer needs to minimize the possibility of EMI coupling by keeping any unprotected traces away from the protected traces which are between the TVS and the connector.
- · Route the protected traces as straight as possible.
- Eliminate any sharp corners on the protected traces between the TVS and the connector by using rounded corners with the largest radii possible.
  - Electric fields tend to build up on corners, increasing EMI coupling.



## 11.2 Layout Example



Figure 12. Routing with DRL Package

# 12 Device and Documentation Support

### 12.1 Trademarks

I<sup>2</sup>C is a trademark of NXP Semiconductors.

All other trademarks are the property of their respective owners.

### 12.2 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# 12.3 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Copyright © 2013–2015, Texas Instruments Incorporated



# PACKAGE OPTION ADDENDUM

28-Feb-2017

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|----------------|---------|
| TPD2E2U06DRLR    | ACTIVE | SOT-OTHER    | DRL                | 5    | 4000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | DT             | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





28-Feb-2017

#### OTHER QUALIFIED VERSIONS OF TPD2E2U06:

Automotive: TPD2E2U06-Q1

NOTE: Qualified Version Definitions:

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 3-Mar-2017

# TAPE AND REEL INFORMATION





| Α0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



## \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |   |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPD2E2U06DRLR | SOT-<br>OTHER   | DRL                | 5 | 4000 | 180.0                    | 8.4                      | 1.98       | 1.78       | 0.69       | 4.0        | 8.0       | Q3               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Mar-2017



#### \*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPD2E2U06DRLR | SOT-OTHER    | DRL             | 5    | 4000 | 202.0       | 201.0      | 28.0        |

# DRL (R-PDSO-N5)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
- Body dimensions do not include mold flash, interlead flash, protrusions, or gate burrs.

  Mold flash, interlead flash, protrusions, or gate burrs shall not exceed 0,15 per end or side.
- D. JEDEC package registration is pending.



#### IMPORTANT NOTICE FOR TI DESIGN INFORMATION AND RESOURCES

Texas Instruments Incorporated ('TI") technical, application or other design advice, services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using any particular TI Resource in any way, you (individually or, if you are acting on behalf of a company, your company) agree to use it solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources.

You understand and agree that you remain responsible for using your independent analysis, evaluation and judgment in designing your applications and that you have full and exclusive responsibility to assure the safety of your applications and compliance of your applications (and of all TI products used in or for your applications) with all applicable regulations, laws and other applicable requirements. You represent that, with respect to your applications, you have all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. You agree that prior to using or distributing any applications that include TI products, you will thoroughly test such applications and the functionality of such TI products as used in such applications. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

You are authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING TI RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY YOU AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

You agree to fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of your non-compliance with the terms and provisions of this Notice.

This Notice applies to TI Resources. Additional terms apply to the use and purchase of certain types of materials, TI products and services. These include; without limitation, TI's standard terms for semiconductor products <a href="http://www.ti.com/sc/docs/stdterms.htm">http://www.ti.com/sc/docs/stdterms.htm</a>), evaluation modules, and samples (<a href="http://www.ti.com/sc/docs/sampterms.htm">http://www.ti.com/sc/docs/sampterms.htm</a>).

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2017, Texas Instruments Incorporated